diff options
Diffstat (limited to 'test/CodeGen/SystemZ/int-conv-10.ll')
-rw-r--r-- | test/CodeGen/SystemZ/int-conv-10.ll | 26 |
1 files changed, 13 insertions, 13 deletions
diff --git a/test/CodeGen/SystemZ/int-conv-10.ll b/test/CodeGen/SystemZ/int-conv-10.ll index 918bc1de8fa5a..781c74c7fa234 100644 --- a/test/CodeGen/SystemZ/int-conv-10.ll +++ b/test/CodeGen/SystemZ/int-conv-10.ll @@ -4,18 +4,18 @@ ; Test register extension, starting with an i32. define i64 @f1(i32 %a) { -; CHECK: f1: +; CHECK-LABEL: f1: ; CHECK: llgfr %r2, %r2 -; CHECk: br %r14 +; CHECK: br %r14 %ext = zext i32 %a to i64 ret i64 %ext } ; ...and again with an i64. define i64 @f2(i64 %a) { -; CHECK: f2: +; CHECK-LABEL: f2: ; CHECK: llgfr %r2, %r2 -; CHECk: br %r14 +; CHECK: br %r14 %word = trunc i64 %a to i32 %ext = zext i32 %word to i64 ret i64 %ext @@ -23,16 +23,16 @@ define i64 @f2(i64 %a) { ; Check ANDs that are equivalent to zero extension. define i64 @f3(i64 %a) { -; CHECK: f3: +; CHECK-LABEL: f3: ; CHECK: llgfr %r2, %r2 -; CHECk: br %r14 +; CHECK: br %r14 %ext = and i64 %a, 4294967295 ret i64 %ext } ; Check LLGF with no displacement. define i64 @f4(i32 *%src) { -; CHECK: f4: +; CHECK-LABEL: f4: ; CHECK: llgf %r2, 0(%r2) ; CHECK: br %r14 %word = load i32 *%src @@ -42,7 +42,7 @@ define i64 @f4(i32 *%src) { ; Check the high end of the LLGF range. define i64 @f5(i32 *%src) { -; CHECK: f5: +; CHECK-LABEL: f5: ; CHECK: llgf %r2, 524284(%r2) ; CHECK: br %r14 %ptr = getelementptr i32 *%src, i64 131071 @@ -54,7 +54,7 @@ define i64 @f5(i32 *%src) { ; Check the next word up, which needs separate address logic. ; Other sequences besides this one would be OK. define i64 @f6(i32 *%src) { -; CHECK: f6: +; CHECK-LABEL: f6: ; CHECK: agfi %r2, 524288 ; CHECK: llgf %r2, 0(%r2) ; CHECK: br %r14 @@ -66,7 +66,7 @@ define i64 @f6(i32 *%src) { ; Check the high end of the negative LLGF range. define i64 @f7(i32 *%src) { -; CHECK: f7: +; CHECK-LABEL: f7: ; CHECK: llgf %r2, -4(%r2) ; CHECK: br %r14 %ptr = getelementptr i32 *%src, i64 -1 @@ -77,7 +77,7 @@ define i64 @f7(i32 *%src) { ; Check the low end of the LLGF range. define i64 @f8(i32 *%src) { -; CHECK: f8: +; CHECK-LABEL: f8: ; CHECK: llgf %r2, -524288(%r2) ; CHECK: br %r14 %ptr = getelementptr i32 *%src, i64 -131072 @@ -89,7 +89,7 @@ define i64 @f8(i32 *%src) { ; Check the next word down, which needs separate address logic. ; Other sequences besides this one would be OK. define i64 @f9(i32 *%src) { -; CHECK: f9: +; CHECK-LABEL: f9: ; CHECK: agfi %r2, -524292 ; CHECK: llgf %r2, 0(%r2) ; CHECK: br %r14 @@ -101,7 +101,7 @@ define i64 @f9(i32 *%src) { ; Check that LLGF allows an index. define i64 @f10(i64 %src, i64 %index) { -; CHECK: f10: +; CHECK-LABEL: f10: ; CHECK: llgf %r2, 524287(%r3,%r2) ; CHECK: br %r14 %add1 = add i64 %src, %index |