diff options
| author | Dimitry Andric <dim@FreeBSD.org> | 2011-05-02 19:34:44 +0000 | 
|---|---|---|
| committer | Dimitry Andric <dim@FreeBSD.org> | 2011-05-02 19:34:44 +0000 | 
| commit | 6b943ff3a3f8617113ecbf611cf0f8957e4e19d2 (patch) | |
| tree | fc5f365fb9035b2d0c622bbf06c9bbe8627d7279 /lib/Target/X86/Disassembler/X86Disassembler.cpp | |
| parent | d0e4e96dc17a6c1c6de3340842c80f0e187ba349 (diff) | |
Notes
Diffstat (limited to 'lib/Target/X86/Disassembler/X86Disassembler.cpp')
| -rw-r--r-- | lib/Target/X86/Disassembler/X86Disassembler.cpp | 5 | 
1 files changed, 5 insertions, 0 deletions
| diff --git a/lib/Target/X86/Disassembler/X86Disassembler.cpp b/lib/Target/X86/Disassembler/X86Disassembler.cpp index f7777561b6a7..d8a105e7e9d2 100644 --- a/lib/Target/X86/Disassembler/X86Disassembler.cpp +++ b/lib/Target/X86/Disassembler/X86Disassembler.cpp @@ -409,6 +409,7 @@ static bool translateRM(MCInst &mcInst, const OperandSpecifier &operand,    case TYPE_XMM32:    case TYPE_XMM64:    case TYPE_XMM128: +  case TYPE_XMM256:    case TYPE_DEBUGREG:    case TYPE_CONTROLREG:      return translateRMRegister(mcInst, insn); @@ -418,6 +419,7 @@ static bool translateRM(MCInst &mcInst, const OperandSpecifier &operand,    case TYPE_M32:    case TYPE_M64:    case TYPE_M128: +  case TYPE_M256:    case TYPE_M512:    case TYPE_Mv:    case TYPE_M32FP: @@ -500,6 +502,9 @@ static bool translateOperand(MCInst &mcInst, const OperandSpecifier &operand,    case ENCODING_Rv:      translateRegister(mcInst, insn.opcodeRegister);      return false; +  case ENCODING_VVVV: +    translateRegister(mcInst, insn.vvvv); +    return false;    case ENCODING_DUP:      return translateOperand(mcInst,                              insn.spec->operands[operand.type - TYPE_DUP0], | 
