aboutsummaryrefslogtreecommitdiff
path: root/Bindings/arm/mediatek/mediatek,pciesys.txt
diff options
context:
space:
mode:
Diffstat (limited to 'Bindings/arm/mediatek/mediatek,pciesys.txt')
-rw-r--r--Bindings/arm/mediatek/mediatek,pciesys.txt2
1 files changed, 2 insertions, 0 deletions
diff --git a/Bindings/arm/mediatek/mediatek,pciesys.txt b/Bindings/arm/mediatek/mediatek,pciesys.txt
index d5d5f1227665..7fe5dc6097a6 100644
--- a/Bindings/arm/mediatek/mediatek,pciesys.txt
+++ b/Bindings/arm/mediatek/mediatek,pciesys.txt
@@ -8,6 +8,7 @@ Required Properties:
- compatible: Should be:
- "mediatek,mt7622-pciesys", "syscon"
- #clock-cells: Must be 1
+- #reset-cells: Must be 1
The PCIESYS controller uses the common clk binding from
Documentation/devicetree/bindings/clock/clock-bindings.txt
@@ -19,4 +20,5 @@ pciesys: pciesys@1a100800 {
compatible = "mediatek,mt7622-pciesys", "syscon";
reg = <0 0x1a100800 0 0x1000>;
#clock-cells = <1>;
+ #reset-cells = <1>;
};